# MIPS Assembly Programming

**Load/Store and Arrays** 

#### **MIPS**

- In MIPS microprocessors ... RAM (Random Access Memory) access is allowed only with Load and Store instructions
- MIPS microprocessors (MIPS R2000 and ARM) have a «Load/Store» architecture.

#### Accessing the RAM

 Load instructions: Read data from RAM and copy it to a register. (lw \$t0, memory-address)



 Store instructions: Write data from a register to RAM. (sw \$t0, memory-address)



#### RAM and Registers

- For large data structures (Arrays, Images, ...)
- We have too much data to fit in ... only 32 registers
- We need more storage...
- So we have to use system memory (RAM)
  - Memory (RAM) is large
  - But it is very slow with respect to speed of the registers
- Commonly used variables are kept in registers.

#### «Load/Store», MIPS

Use Load and Store instructions:

- -1w = 1oad(word)
- -sw = store(word)

- -1b = 1oad (byte)
- -sb = store (byte).

WORD = 32 bits

BYTE = 8-bits



#### Load instructions

|   | Op     | Operands       | Description                                                            |
|---|--------|----------------|------------------------------------------------------------------------|
| 0 | la     | des, addr      | Load the address of a label.                                           |
|   | lb(u)  | des, addr      | Load the byte at $addr$ into $des$ .                                   |
|   | lh(u)  | des, addr      | Load the halfword at $addr$ into $des$ .                               |
| 0 | li     | $des, \ const$ | Load the constant const into des.                                      |
|   | lui    | $des, \ const$ | Load the constant <i>const</i> into the upper halfword of <i>des</i> , |
|   |        |                | and set the lower halfword of des to 0.                                |
|   | lw     | des, addr      | Load the word at $addr$ into $des$ .                                   |
|   | lwl    | des, addr      |                                                                        |
|   | lwr    | des, addr      |                                                                        |
| 0 | ulh(u) | des, addr      | Load the halfword starting at the (possibly unaligned)                 |
|   |        |                | address $addr$ into $des$ .                                            |
| 0 | ulw    | des, addr      | Load the word starting at the (possibly unaligned) ad-                 |
|   |        |                | dress $addr$ into $des$ .                                              |

## Store Instructions

|               | Op  | Operands     | Description                                                   |
|---------------|-----|--------------|---------------------------------------------------------------|
| $\rightarrow$ | sb  | src1, $addr$ | Store the lower byte of register $src1$ to $addr$ .           |
|               | sh  | src1, $addr$ | Store the lower halfword of register src1 to addr.            |
| $\Rightarrow$ | sw  | src1, $addr$ | Store the word in register $src1$ to $addr$ .                 |
|               | swl | src1, $addr$ | Store the upper halfword in src to the (possibly un-          |
|               |     |              | aligned) address $addr$ .                                     |
|               | swr | src1, $addr$ | Store the lower halfword in src to the (possibly unaligned)   |
|               |     |              | address $addr$ .                                              |
| 0             | ush | src1, $addr$ | Store the lower halfword in $src$ to the (possibly unaligned) |
|               |     |              | address $addr$ .                                              |
| 0             | usw | src1, $addr$ | Store the word in src to the (possibly unaligned) address     |
|               |     |              | addr.                                                         |

# MIPS addressing

#### MIPS addressing and modes

- Addressing; General methods to access the data in the CPU or the RAM:
  - Register
  - Immediate
  - Indexed (based)
  - PC relative
  - Pseudo Direct

 MIPS uses indexed (based) addressing to access the RAM.

#### MIPS addressing modes

#### Register

- Operands found in registers
  - Example: add \$s0, \$t2, \$t3
  - Example: sub \$t8, \$s1, \$0

#### **Immediate**

- 16-bit immediate used as an operand
  - Example: addi \$s4, \$t5, -73
  - Example: ori \$t3, \$t7, 0xFF

## MIPS addressing: Register (direct)



**R-type** instruction

add \$rd, \$rs, \$rt

rs (register source)

#### MIPS addressing: Immediate



**I-type** instruction

addi \$rt, \$rs, immed

rt (destination register

## Indexed (Based) Addressing-Load

Store a word from a location in memory to a register.



The address operand specifies an **Immed** (signed constant or Offset) and a rs (register source) that holds the based-address



#### Based or Indexed addressing

 The address operand specifies an Immed (signed constant or Offset) and a rs (register source) that holds the based-address

- The actual memory location from where the operand is retrieved for an instruction is the Effective Address (EA).
- The Effective Address (EA) is determined by adding the offset to the Register (based-address)

$$EA \leftarrow Mem\{ \$(?) + sign-ext_{32}( offset ) \}$$

MIPS uses INDEXED ADDRESSING

#### lw \$t2, 4(\$t0)



rs is the first source register

rt is the second source register

#### lw \$t2, 4(\$t0)



## Indexed (Based) Addressing; store

Store a word from a register to a location in memory.





 $t2 \rightarrow Mem[t0+4]$ 

| op code | rs (\$t0) | rt(\$t2) | Address/Immediate   |
|---------|-----------|----------|---------------------|
| 100011  | 01000     | 01010    | 0000 0000 0000 0100 |

## MIPS memory access instructions

- WORD [32 (64-bits)]
- BYTE [8-bits].

#### MIPS memory access instructions

- WORD (Address in memory must be word-aligned)
  - lw; Loads a word from a location in memory to a register
  - sw; Store a word from a register to a location in memory
- BYTE (Address not aligned-Only one byte is loaded from memory)
  - 1b; Loads a byte from a location in memory to a register. Sign extends this result in the register.
  - sb; Store the least significant byte of a register to a location in memory.

#### Memory alignment

MIPS requires that all words start at byte addresses and are multiples of 4 bytes  $(4 \times 8 = 32\text{-bits})$ 

| 4 | 3 | 2 | 1 |         |
|---|---|---|---|---------|
| С | 8 | 4 | 0 | Aligned |

Address in 0,4,8, C in Hexadecimal

#### Memory alignment

MIPS requires that all words start at byte addresses are multiples of 4 bytes  $(4 \times 8 = 32\text{-bits})$ 

**Not Aligned** 

| 4  | 3  | 2  | 1  |
|----|----|----|----|
| С  | 8  | 4  | 0  |
| 1C | 18 | 14 | 10 |
| С  | 8  | 4  | 0  |

.align # directive the next datum on a 2<sup>n</sup> byte boundary.

Load Word (Memory Read)

lw

## Word addressable memory

Each 32-bit data word has a unique address

| Word Address | Data            |        |
|--------------|-----------------|--------|
| •            | •               | •      |
| •            | •               | •      |
| •            | •               | •      |
| 0000003      | 4 0 F 3 0 7 8 8 | Word 3 |
| 0000002      | 0 1 E E 2 8 4 2 | Word 2 |
| 0000001      | F 2 F 1 A C 0 7 | Word 1 |
| . 00000000   | ABCDEF78        | Word 0 |

#### Reading Word-Addressable Memory

- Memory read is called load
- Mnemonic: load word (lw)
- Format:

```
lw $t2, 1($t0)
```

- Effective Address calculation: EA ← Mem{\$(s) + sign-ext<sub>32</sub>( offset )}
  - add base-address (\$t0) to the offset (1)
- Result:
  - \$t2 holds the value at effective-address (\$t0 + 1)

Any register may be used as base address

#### Reading Word-Addressable Memory

- Example: read a word of data at memory address 0x0000001 into register: \$t2
  - Effective Address:

```
t2 \leftarrow Mem[t0 + 1] = 0x0000001
```

\$t2 holds the value: 0xF2F1AC07 after load

#### **Assembly code**

\$to = 0x00000000 (base address)

|       |               | vvoid Addicss | Data            |        |
|-------|---------------|---------------|-----------------|--------|
|       | Register File |               |                 | •      |
| Reg   | value         |               |                 |        |
| \$t0  |               | 0000003       | 4 0 F 3 0 7 8 8 | Word 3 |
| 700   |               | 0000002       | 0 1 E E 2 8 4 2 | Word 2 |
| ••• • |               | 0000001       | F 2 F 1 A C 0 7 | Word 1 |
| \$t2  | 0xF2F1AC07 ←  | 00000000      | ABCDEF78        | Word 0 |

# Store Word (Memory Write)



#### Writing Word-Addressable Memory

- Memory write are called store
- Mnemonic: store word (sw)
- Format:

```
sw $s0, 3($t0)
```

Effective address: \$s0 → Mem[\$t0 + 3]

#### Writing Word-Addressable Memory

- Example: Write (store) the value in \$s0 into memory address 0x0000003
  - Effective-address: Mem [\$t0 + 3]  $\rightarrow$  0x0000000+3=0x00000003
  - To the above address load the word: 0x40F30788

#### **Assembly code**



#### Load Word and Load Byte

lw \$rt, offset(\$rs)

$$EA \leftarrow \$(s) + sign-ext_{32}(offset)$$

• lb \$rt, offset(\$rs)



#### Load ... Store >> Byte

- lb \$rt, offset(\$rs)
  - lb register(destination), RAM(source)
  - copy byte at source RAM location to low-order byte of destination register
- sb \$rs, offset(\$rt)
  - sb register(source), RAM(destination)
  - store byte (low-order) in source register into RAM destination.

## Byte-Addressable Memory

Next lecture

#### Load immediate, Load RAM address

- li \$t0, value
  - Load the immediate value into destination register \$t0
- la \$t1, var
  - Load RAM address var (label defined in the program) into register \$t1

# REVIEW

#### Immediate addressing

- lw \$t2, var
  - load word, from RAM address var, into \$t2
- sw \$t2, var
  - store word, from register \$t2, into RAM address var

#### Example-1: 1w ...

.data

var: .word 9

.text

start:

lw \$t0, var

addi \$t0, \$t0, 3

sw \$t0, var

declare storage for var; initial value is 9

load contents of RAM location into register \$t0: \$t0 ← var

add 3 to it

store contents of register \$t0 into RAM: \$t0 > var

\$t0 =?

# Assemble ... GO

| şzero | 0     | 0         |
|-------|-------|-----------|
| \$at  | 1     | 268500992 |
| \$70  | 2     | 0         |
| \$vl  | 3     | 0         |
| \$a0  | 4     | 0         |
| şal   | 5     | 0         |
| \$a2  | 6     | 0         |
| \$a3  | 7     | 0         |
| \$t0  | 8     | 12        |
| \$tl  | 9     | 0         |
| \$t2  | 10    | 0         |
| \$t3  | 11    | 0         |
| \$t4  | 12    | 0         |
| 11121 | 02020 | 2         |

| start   | 0x00400000 |
|---------|------------|
| var     | 0x10010000 |
| NECONO. |            |

#### Example-2: 1w ...

.data

var: .word 9

.text

start:

lw \$t0, var

li \$t1, 5

sw \$t1, var

declare storage for var; initial value is 9

load contents of RAM location into register \$t0: \$t0 ← var

\$t1 = 5 ("load immediate")

store contents of register \$t1 into RAM: \$t1 -> var

\$t0 = ?
\$t1 = ?

| \$zero | 0  | 0         |
|--------|----|-----------|
| şat    | 1  | 268500992 |
| \$v0   | 2  | 0         |
| \$vl   | 3  | 0         |
| \$a0   | 4  | 0         |
| şal    | 5  | 0         |
| \$a2   | 6  | 0         |
| \$a3   | 7  | 0         |
| şt0    | 8  | 9         |
| ştl    | 9  | 5         |
| \$t2   | 10 | 0         |
| \$t3   | 11 | 0         |
| \$t4   | 12 | 0         |

### Based or Indexed addressing

- lw \$t2,4(\$t0) # \$t2 Mem[\$t0 + 4]
  - load word at RAM address (\$t0+4) into register \$t2
  - \$t0 contains the base address
  - "4" gives offset from address in register \$t0
- sw \$t2,4(\$t0) #  $$t2 \rightarrow Mem[$t0 + 4]$ 
  - store word in register \$t2 into RAM at address (\$t0 + 4)
  - \$t0 contains the base address
  - negative offsets are fine
- Note: based addressing is especially useful for:
  - arrays; access elements as offset from base address
  - stacks; easy to access elements at offset from stack pointer or frame pointer

## Based or Indexed addressing



Pointer to the array/Location in the array

### Example ... 0 (\$x) ... 4 (\$x) ...

.text

```
.globl main
main:
         la $t0, x
                                 copy RAM address of 'x into $t0
              $t1, 0($t0)
         lw
                                 load word at RAM address 0 ($t0) into $t1
         la $t2, y
                                 copy RAM address of 'y into $t2
                                 load word at RAM address 4 ($t0) into $t2
         lw $t2, 4($t0)
                                 add $t1 and $t2 into $t3
         add $t3, $t1, $t2
                                 store word $t3 into RAM address 8 ($t0)
         sw $t3, 8($t0)
         .data
                                 align it on 4-byte (word) boundary
         .align 2
         .word 3
                                 Our data for x
    \mathbf{x}:
                                 Our data for y
         .word 5
    y:
```

## Note that: .align x

```
    align x
    x = 0 (byte)
    x = 1 (half)
    x = 2 (Word)
    x = 3 (double)
```

```
2
 3
            .text
 4
            .globl main
 5
    main:
            la $t0, x
 8
            lw $t1, 0($t0)
 9
           la $t2, y
           lw $t2, 4($t0)
10
11
           add $t3, $t1, $t2
12
           sw $t3, 8($t0)
13
14
            .data
15
            .align 2
        x: .word 3
16
        y: .word 5
17
18
```

|           | Coproc 0 | Coproc 1 | Registers |  |    |  |
|-----------|----------|----------|-----------|--|----|--|
| Value     | ber      | Num      | Name      |  |    |  |
| (         | 0        |          | \$zero    |  |    |  |
| 268500992 | 1        | 50       | \$at      |  |    |  |
| (         | 2        |          | \$v0      |  |    |  |
| 0         | 3        | 50       | \$v1      |  |    |  |
| (         | 4        |          | \$a0      |  |    |  |
| 0         | 5        | 34       | \$a1      |  |    |  |
| (         | 6        |          | \$a2      |  |    |  |
| 0         | 7        | - 54     | \$a3      |  |    |  |
| 268500992 | 8        |          | \$t0      |  |    |  |
| 3         | 9        | - 54     | \$t1      |  |    |  |
|           | 10       |          | \$t2      |  | t2 |  |
|           | 11       | gr.      | \$t3      |  | t3 |  |
| (         | 12       |          | \$t4      |  |    |  |
| 0         | 13       | 90       | \$t5      |  |    |  |
|           |          |          |           |  |    |  |

```
$t1 = ?
$t2 = ?
$t3 = ?
```

## Address

| Address | Code       | Basic             |     |       |     |       |            |
|---------|------------|-------------------|-----|-------|-----|-------|------------|
| 4194304 | 0x3c011001 | lui \$1,4097      | 6:  | main: | la  | \$t0, | x          |
| 4194308 | 0x34280000 | ori \$8,\$1,0     |     |       |     |       |            |
| 4194312 | 0x8d090000 | lw \$9,0(\$8)     | 7:  |       | 1w  | \$t1, | 0(\$t0)    |
| 4194316 | 0x3c011001 | lui \$1,4097      | 8:  |       | la  | \$t2, | У          |
| 4194320 | 0x342a0004 | ori \$10,\$1,4    |     |       |     |       |            |
| 4194324 | 0x8d0a0004 | lw \$10,4(\$8)    | 9:  |       | lw  | \$t2, | 4(\$t0)    |
| 4194328 | 0x012a5820 | add \$11,\$9,\$10 | 10: |       | add | \$t3, | \$t1, \$t2 |
| 4194332 | 0xad0b0008 | sw \$11,8(\$8)    | 11: |       | SW  | \$t3, | 8 (\$t0)   |

### 0, 0+4=4, 4+4=8, 8+4=12, 12+4=16

```
add-memory-align5.asm*
      110
 3
           .text
           .globl main
    main:
           la $t0, x
 8
               $t1, 0($t0)
           la $t2, y
 9
10
           lw $t2, 4($t0)
           la $t3, w
11
12
           lw $t3, 8($t0)
           la $t4, z
13
14
           lw $t4, 12($t0)
           la $t5, k
15
16
               $t5, 16($t0)
           lw
17
           .data
18
19
           .align 2
        x: . word
20
21
        y: . word
22
           .word
23
        z: .word
                   11
24
        k: . word
```

| Registers |        |           |  |
|-----------|--------|-----------|--|
| Name      | Number | Value     |  |
| \$zero    | 0      | 0         |  |
| \$at      | 1      | 268500992 |  |
| \$v0      | 2      | 0         |  |
| \$v1      | 3      | 0         |  |
| \$a0      | 4      | 0         |  |
| \$a1      | 5      | 0         |  |
| \$a2      | 6      | 0         |  |
| \$a3      | 7      | 0         |  |
| \$t0      | 8      | 268500992 |  |
| \$t1      | 9      | 3         |  |
| \$t2      | 10     | 5         |  |
| \$t3      | 11     | 7         |  |
| \$t4      | 12     | 9         |  |
| \$t5      | 13     | 11        |  |
| \$t6      | 14     | 0         |  |
| \$t7      | 15     | 0         |  |
| \$an      | 16     | 0         |  |

# MIPS Arrays

## Arrays

- Access large amounts of similar data
  - Index: access each element
  - Size: number of elements



#### Array Access from Java



Simple Array



Array of Arrays



Array of Arrays of Arrays

#### Array Access from MATLAB



One-dimensional Array



Two-Dimensional Array



Three-Dimensional Array

## Arrays

- 5-element array
- Base address = 0x12348000 (address of first element, array[0])
- First step in accessing an array: load base address into a register

|            | <br>     |
|------------|----------|
|            |          |
| 0x12340010 | array[4] |
| 0x1234800C | array[3] |
| 0x12348008 | array[2] |
| 0x12348004 | array[1] |
| 0x12348000 | array[0] |
|            |          |
|            | <br>     |
|            |          |

## "Array" example

#### .data

```
Array: .space 4
.text
la $t0, Array
li $t1, 5
sw $t1, 0($t0)
```

lw \$t2, 0(\$t0)

move \$a0, \$t2

li \$v0, 10

syscall

Reserves a [free] space of 4-bytes or 32-bits (space for just one integer 32 bits = 4-bytes)

write address of array into register \$t0

$$$t1 = 5$$

store the first element into the array cell; (indirect addressing)

get the first element from the array cell

\$a0 must hold address of integer to print

### Resulting values in the registers: \$v0, \$a0, \$t1, \$t2?

```
# Arrays-fine/MIPS-0
    # create 1-integer array; example
 3
            .data
 5
    Array:
            .space 4
 6
            .text
 8
            la $t0, Array
 9
            li $t1, 5
10
            sw $t1, 0($t0)
11
12
            lw $t2, 0($t0)
13
            move $a0, $t2
14
15
            li $v0, 10
16
            syscall
17
```

```
$v0 = ?
$a0 = ?
$t1 = ?
$t2 = ?
```



10

### The same example

```
.data
4
5
6
7
8
9
10
    Array:
             .space 4
              .text
             la $t0, Array
             li $t1, 5
11
             sw $t1, 0($t0)
12
             lw $t2, 0($t0)
13
             move $a0, $t2
14
15
             li $v0, 10
             syscall
16
17
```

```
.data
    Array:
             .space 4
6
7
8
9
             .text
             la $t0, Array
             li $t1, 5
             sw $t1, 0($t0)
             lw $t2, 0($t0)
13
14
             move $a0, $t2
             li $v0, 1
15
16
             syscall
18
             li $v0, 10
19
             syscall
```

### Create an one-integer array. Print its contents to the console

```
.data
Array: .space 4
        .text
        la $t0, Array
        li $t1, 5
        sw $t1, 0($t0)
        lw $t2, 0($t0)
       move $a0, $t2
                               load syscall 1 → $v0 register;
        li $v0, 1
        syscall
        li $v0, 10
        syscall
```

```
.data
    Array:
             .space 4
 6
             .text
7 8 9
             la $t0, Array
             li $t1, 5
10
             sw $t1, 0($t0)
12
             lw $t2, 0($t0)
13
14
             move $a0, $t2
15
             li $v0, 1
16
             syscall
17
18
             li $v0, 10
             syscall
19
```

#### Print to console

```
5
-- program is finished running --
```

### Another "Array" example

```
.data
    Array: .space 8
 5
             .text
 6
 7
             la $t0, Array
 8
             li $t1, 5
             sw $t1, 0($t0)
10
            li $t1, 6
11
             sw $t1, 4($t0)
12
13
14
             lw $t2, 0($t0)
15
            move $a0, $t2
             li $v0, 1
16
17
             syscall
18
             lw $t3, 4($t0)
19
            move $a0, $t3
20
             li $v0, 1
21
22
             syscall
23
24
             li $v0, 10
             syscall
25
26
```

### Two-Integer Array example;

```
ArraysMIPS-2.asm*
   # Create a 2-integer array and print its contents to the console
           .data
                                      # 8 bytes of an integer-array-4 bits for each integer
   Array: .space 8
5
           .text
 6
                                # write address of array into register $t0
           la $t0, Array
8
           #-----
           li $t1, 5
                                     # $t1 = 5
                                   # store the first element into the array cell; indirect addressing
           sw $t1, 0($t0)
10
11
           li $t1, 6
                                     # $t1 = 6
           sw $t1, 4($t0)
                                    # store the second element into the array cell; indirect addressing
12
13
           #-----
                                    # get the first element from the array cell
14
           lw $t2, 0($t0)
                                      # $40 must hold address of integer to print
15
           move $a0, $t2
                                      # load syscall into syscall register; $v0 must hold integer command (1)
16
           li $v0, 1
17
           syscall
18
                                      # get the second element from the array cell
19
           lw $t3, 4($t0)
           move $a0, $t3
                                      # $40 must hold address of integer to print
20
           li $v0, 1
                                      # load syscall into syscall register; $v0 must hold integer command (1)
21
22
           syscall
23
                                    # exit to OS
24
           li $v0, 10
25
           syscall
```



### **Data Movement**

|   | Op   | Operands  | Description                                  |
|---|------|-----------|----------------------------------------------|
| 0 | move | des, src1 | Copy the contents of $src1$ to $des$ .       |
|   | mfhi | des       | Copy the contents of the hi register to des. |
|   | mflo | des       | Copy the contents of the lo register to des. |
|   | mthi | src1      | Copy the contents of the src1 to hi.         |
|   | mtlo | src1      | Copy the contents of the src1 to lo.         |

```
mfhi/mflo → move from hi/lo

mthi/mtlo → move to hi/lo
```

## **Exception Handling**

|            | Op      | Operands | Description                                             |
|------------|---------|----------|---------------------------------------------------------|
|            | rfe     |          | Return from exception.                                  |
| <b>▶</b> [ | syscall |          | Makes a system call. See 4.6.1 for a list of the SPIM   |
|            |         |          | system calls.                                           |
|            | break   | const    | Used by the debugger.                                   |
|            | nop     |          | An instruction which has no effect (other than taking a |
|            |         |          | cycle to execute).                                      |

nop are used to overcome data-hazards in MIPS pipelined-processors

